#### Week 9 - T1 2020

## **Digital Integrated Circuits**

ELEC2141: Digital Circuit Design



### Overview

Integrated circuits

Digital logic families

RTL, DTL, TTL logic

**MOSFET** logic

**CMOS** logic

Reading: Mano - Chapter 5: 5.1



## Integrated circuits

An *integrated circuit* (informally, a "chip") is a semiconductor crystal (most often silicon) containing the electronic components for the digital gates and storage elements which are interconnected on the chip

The first integrated circuit was made from germanium by Jack Kilby in 1958. Kilby won the 2000 Nobel Prize in physics for his part in the invention of the integrated

circuit.



## Integrated circuits

Terminology - Levels of chip integration

- SSI (small-scale integration) fewer than 10 gates
- MSI (medium-scale integration) 10 to 100 gates
- **LSI** (large-scale integration) 100 to thousands of gates
- **VLSI** (very large-scale integration) thousands to 100s of millions of gates
- ULSI (ultra large-scale integration) more than 1 million gates
- GSI (giga-scale integration) more than 1 billion transistors



## Digital logic families

The IC digital logic families are

RTL - Resistor-transistor logic

DTL - Diode-transistor logic

TTL - Transistor-transistor logic

ECL - Emitter-coupled logic

MOS - Metal oxide semiconductor

CMOS - Complementary metal-oxide semiconductor

The basic circuit in each is a NAND or NOR gate

Each IC logic family has a data book that lists all the integrated circuits in that family

The differences in the logic functions are in the specific electrical characteristics of the basic gate from which the circuit is constructed

## Digital logic families

The first four digital logic families listed above - RTL, DTL, TTL, ECL- use bipolar junction transistors.

A bipolar junction transistor (BJT) can be a npn or pnp junction transistor.

The operation of a bipolar transistor depends on the flow of two types of carriers: electrons and holes.

The last two families- MOS and CMOS- employ a type of unipolar transistor called a metal-oxide-semiconductor field effect transistor (MOSFET or MOS in short).

The operation of a unipolar transistor depends of the flow of one type of majority carrier (electrons or holes).



## Characteristics of logic families

The most important parameters that are evaluated and compared in IC digital logic families are

Fan-in

Fan-out

Power dissipation

Propagation delay

Noise margin

Cost



### Fan-in

*Fan-in* is the number of inputs to a gate, it is generally restricted to no more than **four** or **five** inputs. This is primarily due to gate speed.

Larger fan-in can be built from gates with lower fan-in during technology mapping.

Example: A 7-input NAND gate can be implemented with two 4-input NAND gates and an inverter.





### Fan-out

*Fan-out* is the maximum number of inputs that can be connected to the output of a gate without degrading its normal operation

Essentially, it is the number of standard loads that can be connected to the output of the gate

It is calculated from the amount of current available in the output of a gate and the amount of current needed in each input of a gate





### Fan-out

A **standard load** refers to the amount of current needed by the input of gate in a logic family for current operation

For example, the standard TTL gate have the following values for the currents:

$$I_{OH} = 400 \mu A$$
  $I_{IH} = 40 \mu A$ 

$$I_{OL} = 16 \text{m} A$$
  $I_{IL} = 1.6 \text{m} A$ 

The fan-out of standard TTL is 10

This means the output of a TTL gate can drive up to 10 inputs of other gates in the same logic family



## **Power Dissipation**

Specifies the amount power needed by the gate and represents the power delivered to the gate from the power supply

It is calculated from the supply voltage,  $V_{cc}$  and the current  $I_{cc}$  that is drawn by the circuit as  $V_{cc} \times I_{cc}$ 

$$P_D(avg) = I_{CC}(avg) \times V_{cc}$$

where 
$$I_{CC(avg)} = \frac{I_{CCH} + I_{CCL}}{2}$$

 $I_{CCH}$  is the current drawn from the power supply when the output of the gate is in the high level

 $I_{CCL}$  is the current drawn from the power supply when the output of the gate is in the low level

## Propagation delay

Specifies the transition delay time for the signal to propagate from input to output when the binary input signal changes in value

The propagation delay is measured in nanoseconds (ns)

The signals that travel from the inputs of a digital circuit to its output pass through a series of gates. The sum of the propagation delays through the gates is the total delay of the circuit

Propagation delay is calculated from the input and output waveforms





## Propagation delay

Two delays are often considered: Low to High and High to Low

The two delays are not always the same and vary depending on the loading conditions

The longer delay of the two is taken as the propagation delay

Example: The delays for a standard TTL are  $t_{PLH}=7ns$  and  $t_{PHL}=11ns$  and are measured with a load resistance of 400 ohms and a load capacitance of 15pF

Propagation delay of a transistor circuit depends on two factors: storage time and RC time constants

Usually, manufacturers supply a formula or table that considers a fixed delay plus a delay per unit standard load times the standard loads driven



## Propagation delay

Example: A 4 input NAND gate output is attached to the inputs of the following gates with the given number of standard loads representing their inputs:

```
4-input NOR gate - 0.8 standard load
3-input NAND gate - 1.00 standard load, and
inverter - 1.00 standard load
```

The formula for the delay of the 4-input NAND gate is

$$t_{Pd}$$
 = 0.07 + 0.021xSL ns  
 $t_{Pd}$  = 0.07 + 0.021 (0.8 +1 + 1) ns = 0.129ns

In modern high-speed circuits, the portion of the gate delay due to wiring capacitance is often significant. Often it is difficult to evaluate since it depends of the layout of the wires in the integrated circuit

## Noise margin

Noise margin refers to the maximum noise voltage added to an input signal of a digital circuit that does not cause an undesirable change in the circuit's output

Noises are unwanted signals that are superimposed on the normal operating signal

It is expressed in volts and represents the maximum noise that can be tolerated by the gate

It is calculated for the knowledge of the voltage signal available in the output of the gate and the voltage signal required in the input of the gate



## Noise Margin

It is expressed in volts and represents the maximum noise that can be tolerated by the gate.

Calculated for the knowledge of the voltage signal available in the output of the gate and the voltage signal required in the input of the gate.



### Cost

### In an integrated circuit

The cost of a gate is proportional to the *chip area* occupied by the gate

The gate area is roughly proportional to the number and size of the transistors and the amount of wiring connecting them

Ignoring the wiring area, the gate area is roughly proportional to the *gate input count* 

So gate input count is a rough measure of gate cost

If the actual chip layout area occupied by the gate is known, it is a far more accurate measure

# Bipolar transistor characteristics

Bipolar transistors may be npn or pnp type. Typical bipolar IC transistors are the npn type.







# Bipolar transistor characteristics



| Region     | V <sub>BE</sub> (V) | V <sub>CE</sub> (V) | Current                 |
|------------|---------------------|---------------------|-------------------------|
| Cutoff     | <0.6                | Open Circuit        | $I_B = I_C = 0$         |
| Active     | 0.6-0.7             | >0.8                | $I_C = h_{fe}I_b$       |
| Saturation | 0.7-0.8             | 0.2                 | $I_B > = I_{CS}/h_{fe}$ |



# BJTs in digital logic

In digital circuits, BJTs are used as on/off switches

#### A BJT is off when in cutoff mode

 $V_B < V_E$  and  $V_B < V_c$ 

Both junctions are reverse biased and it behaves as an open circuit

#### A BJT is on when in saturation

 $V_B > V_E$  and  $V_B > V_C$ 

Both junctions are forward biased and it behaves as a short circuit between the collector and emitter





The basic block in the RTL digital logic family is the NOR gate



The noise margin for low signal input is 0.6-0.2 = 0.4 V

The fan-out of the RTL is limited by a high output voltage. Any voltage below 1V in the output may not drive the next transistor into saturation

Fan out, power dissipation, and propagation delay are 5, 12mW and 25ns respectively

The basic block in the DTL digital logic family is the NAND gate



The two voltage levels are 0.2 V for low and 4-5V for high level

If any input of the gate is low at 0.2V, the corresponding input diode conducts current through Vcc and the 5-K  $\!\Omega$  resistor into the input node

The potential at P will not be sufficient enough to forward drive the two diodes and Q1. Hence, Q1 will be switched off, sending Y to high



When all inputs are high, D1, D2 and Q1 will be driven by  $V_{cc}$  through  $5K\Omega$ . With Q1 in saturation region, the output voltage Y will sit at 0.2V (low)

The power dissipation is about 12mW and the propagation delay averages 30ns

The noise margin is about 1V and the fan-out can go as high as 8

The fan-out is limited by the maximum current that flow in the collector of the saturated transistor but can be increased by replacing D1 with a transistor





The original basic transistor-transistor logic (TTL) gate was a slight improvement over DTL gate

TTL is now the most commonly used BJT based logic family in the design of digital systems

Currently, MOS and CMOS are the dominant technologies in VLSI circuits

The basic logic circuit of TTL digital logic family is NAND gate

There are several subfamilies or series of TTL technology



| TTL series name             | Prefix      | Fan-out | Power dissipation (mW) | Propagation delay | Speed-<br>power<br>product |
|-----------------------------|-------------|---------|------------------------|-------------------|----------------------------|
| Standard                    | 74          | 10      | 10                     | 9                 | 90                         |
| Low Power                   | 74L         | 20      | 1                      | 33                | 33                         |
| High speed                  | 74H         | 10      | 22                     | 6                 | 132                        |
| Schottky                    | <b>74</b> S | 10      | 19                     | 3                 | 57                         |
| Low-power<br>Schottky       | 74LS        | 20      | 2                      | 9.5               | 19                         |
| Advanced<br>Schottky        | 74AS        | 40      | 10                     | 1.5               | 15                         |
| Advanced low-power schottky | 74ALS       | 20      | 1                      | 4                 | 4                          |
| Fast                        | 74F         | 20      | 4                      | 3                 | 12                         |



The standard TTL gate has been designed with different resistor values to produces gates with lower power dissipation or with higher speed

In high speed TTL: reduce resistor to reduce propagation delay, but causes more power dissipation

In low power TTL: increase resistor to reduce power dissipation, but causes longer propagation delay.

The schottky TTL increase speed of operation without an excessive increase in power dissipation

It removes the storage time delay by preventing the transistor from going into saturation.

TTL gates come in three different types of output configuration: Open-collector output, Totem-pole output and Three-state output



In TTL, the diodes are replaced by a transistor



When one or more low inputs are applied, current will flow out the emitter of Q1, the voltage at P will be  $V_{CE} = 0.2 \text{ V}$  and Q2 will be off

When all inputs are high, current will flow out the collector and Q2 will turn on

Open-collector output



Three applications of open-collector gates: driving a lamp or relay, perform wired logic and constructing a common-bus system

The propagation delay is limited by the load resistance and capacitance



Totem-Pole output



By replacing the passive pull-up resistor RL with active pull-up circuit, it is possible to reduce propagation by almost 4 fold

This comes at a price of higher power dissipation

The Schottky TTL gate can achieve higher speed at lower power dissipation



Three-state Gate



 $Y = \overline{A}$  if C = low

Y high impedance if C = high

| С | Α | Υ | Q7 | Q8 | Q2 | Q3 | Q4 | Q5 |
|---|---|---|----|----|----|----|----|----|
| 0 | 0 |   |    |    |    |    |    |    |
| 0 | 1 |   |    |    |    |    |    |    |
| 1 | 0 |   |    |    |    |    |    |    |
| 1 | 1 |   |    |    |    |    |    |    |



### **ECL** circuits

ECL (Emitter-coupled logic) is a non-saturated digital logic family

Since transistors do not saturate, it is possible to achieve propagation delays as low as 1-2ns

Its noise immunity and power dissipation are the worst of all in the logic families available



## MOS transistors and CMOS logics

MOS: Metal Oxide Semiconductor

Unipolar transistor - field effect transistor (FET) uses electric field to control the flow of current. Three terminals: source, gate, and drain.

Two types of MOS - nMOS and pMOS.

CMOS: Complementary Metal Oxide Semiconductor.

CMOS technology dominates the market due to its high circuit density, high performance, and low power consumption. Often find in digital, analog, and mixed-signal ICs.

Fabricated on silicon or silicon-on-insulator (SOI) wafers.



### **MOS** transistor





### **MOS** transistor





# MOS symbol







## MOS logic





#### nMOS when CLOSED

Transmits logic level 0 well Transmits logic level 1 poorly





#### pMOS when CLOSED

Transmits logic level 1 well Transmits logic level 0 poorly



## Switching model of MOS

n-Channel - Normally Open (NO) Switch Contact



p-Channel - Normally Closed (NC) Switch Contact





#### Fully complementary MOS (CMOS)

Circuit structure for fully-complementary (CMOS) gate | Ogic 1 | O





# **CMOS NAND implementation**



| X | Y | F |
|---|---|---|
| L | L | Н |
| L | Н | Н |
| Н | L | Н |
| Н | Н | L |



# **CMOS NOR implementation**



| X | Υ | F |
|---|---|---|
| L | L | Н |
| L | Н | L |
| Н | L | L |
| Н | Н | L |



# **CMOS NOT implementation**



| X | F |
|---|---|
| L | Н |
| Н | L |



Pull-up section of switch network - using F

Use complements for all literals in expression

Use only pMOS devices

Form series network for an AND operation

Form parallel network for an OR operation

Pull-down section of switch network - using  $ar{F}$ 

Use complements for all literals in expression

Use only nMOS devices

Form series network for an AND operation

Form parallel network for an OR operation



Example: Find a CMOS gate with the following function

$$F = \bar{X}Z + \bar{Y}Z = (\bar{X} + \bar{Y})Z$$

PUN PDN



When replacing the switch models with CMOS transistors, note the input Z must be used





Problem: implement the function in CMOS

$$F = \overline{D + A(B + C)}$$

PUN PDN



Example: implement the function in CMOS

$$F = \overline{D + A(B + C)}$$



#### Transmission gates

A *Transmission Gate* is constructed using one NMOS and one PMOS transistors:





#### Transmission gates

A transmission gate acts as an electronic switch It is used to pass or block a signal between two points in the circuit

When C = 1 ( $\overline{C} = 0$ ), one of the transistors will be on (depending on the value of X) and a path exists between X and Y

When C = 0 ( $\overline{C} = 1$ ), both transistors will be off (regardless of the value of X) and no path exists between X and Y



# **CMOS XOR implementation**



| A | В | F |
|---|---|---|
| L | L | L |
| L | Н | Н |
| Н | L | Н |
| Н | Н | L |



## **CMOS** logics transistor count

| Logic gate   | Transistor count |
|--------------|------------------|
| Buffer       | 4                |
| NOT          | 2                |
| NAND 2-input | 4                |
| NOR 2-input  | 4                |
| AND 2-input  | 6                |
| OR 2 input   | 6                |

